# Origins and Characteristics of the Threshold Voltage Variability of Quasiballistic Single-Walled Carbon Nanotube Field-Effect Transistors Qing Cao,\* Shu-jen Han, Ashish V. Penumatcha, Martin M. Frank, George S. Tulevski, Jerry Tersoff, and Wilfried E. Haensch IBM T.J. Watson Research Center, Yorktown Heights, New York 10598, United States ABSTRACT Ultrascaled transistors based on single-walled carbon nanotubes are identified as one of the top candidates for future microprocessor chips as they provide significantly better device performance and scaling properties than conventional silicon technologies. From the perspective of the chip performance, the device variability is as important as the device performance for practical applications. This paper presents a systematic investigation on the origins and characteristics of the threshold voltage ( $V_T$ ) variability of scaled quasiballistic nanotube transistors. Analysis of experimental results from variable-temperature measurement as well as gate oxide thickness scaling studies shows that the random variation from fixed charges present on the oxide surface close to nanotubes dominates the $V_T$ variability of nanotube transistors. The $V_T$ variability of single-tube transistors has a figure of merit that is quantitatively comparable with that of current silicon devices; and it could be reduced with the adoption of improved device passivation schemes, which might be necessary for practical devices incorporating multiple nanotubes, whose area normalized $V_T$ variability becomes worse due to the synergic effects from the limited surface coverage of nanotubes and the nonlinearity of the device off-state leakage current, as predicted by the Monte Carlo simulation. **KEYWORDS:** carbon nanotube · transistor · threshold voltage · variability lassical silicon-based metal oxide semiconductor field-effect transistors (MOSFETs) are approaching their scaling limit as the continuous shrinkage of device geometries leads to severe shortchannel effects and ever-increasing chip power density.<sup>1</sup> These two limitations could be overcome by replacing the silicon channel with semiconducting single-walled carbon nanotubes (SWNTs).<sup>2,3</sup> The atomically smooth intrinsic ultrathin body of SWNTs offers excellent short channel control even for devices with a gate length less than 10 nm; at the same time, the small widthnormalized contact resistivity between SWNTs and metal contacts, which is up to 5 times lower compared to that of state-ofthe-art silicon device, as well as the quasiballistic transport of carriers within SWNTs potentially allow the achievement of the same device on-current density under much lower power consumption with reduced device drive voltage.<sup>4,5</sup> Simulation indicates that microprocessors made with nanotube FETs outperform those made on the most advanced silicon technologies by 2–3 times in term of energy-delay product.<sup>6,7</sup> In addition to performance advantages, to replace silicon, SWNT FETs must have uniformity at least comparable with that of silicon devices with the same dimensions, as the device variability characteristics affect both yield and performance at circuit level. The device threshold voltage $(V_T)$ variability is most critical as it not only directly affects the fluctuation of device off-state leakage current and therefore partially determines the stand-by power consumption of circuits but also significantly influences the variation of device on-state current (ION) measured under the same operating voltages, which is a critical issue for circuit integrity as it degrades the circuit active performance. Compared to silicon, the absence of dangling Received for review December 1, 2014 and accepted February 5, 2015. Published online February 05, 2015 10.1021/nn506839p © 2015 American Chemical Society <sup>\*</sup> Address correspondence to qcao@us.ibm.com. Figure 1. (a) Schematic illustration of an individual SWNT FET constructed on a 10 nm $HfO_2/Si$ substrate. (b, c) Transfer characteristics of a collection of 213 SWNT FETs with L of 50 nm in linear (part b) and logarithmic scale (part b), respectively. Applied $V_{DS}$ is -0.5 V. bond on the surface of nanotubes reduces the formation of fixed charges and traps at the nanotube/high $\kappa$ dielectric interfaces. In addition, the SWNT channel could be left undoped for both p-channel and n-channel FETs, 9,10 which also helps minimize the $V_{\rm T}$ variation caused by the random dopant fluctuation. However, the diameter and chirality distributions of nanotubes introduce additional sources of device non-uniformity. Moreover, all atoms of SWNTs are exposed on the surface, which makes nanotubes more susceptible to electrostatic doping by absorbed molecules. In spite of the increasing interest in SWNT FETs, the origins and characteristics of the $V_{\rm T}$ variability of SWNT transistors, especially for scaled devices operating in quasiballistic regime, have not been experimentally clarified yet. In this paper, we carried out the first systematic study on the $V_T$ variability of aggressively scaled SWNT FETs, down to $\sim$ 20 nm channel length ( $L_{ch}$ ). The origins of $V_T$ variability of SWNT FETs are discriminated through the analysis of experimental results from variable-temperature measurement and gate oxide thickness $(t_{ox})$ scaling studies. Random fluctuation of the fixed charges present on the gate oxide surface close to SWNTs is identified as the major contributor to $V_T$ variability of quasiballistic nanotube FETs. For the first time, the figure-of-merit from the Pelgrom plot is obtained for the $V_T$ variability of SWNT devices and benchmarked with that of state-of-the-art silicon technologies. Finally, the variability performance of devices incorporating multiple nanotubes per channel is projected based on Monte Carlo simulations. The result suggests that the $V_T$ uniformity of individual nanotube transistors is quantitatively comparable to that of silicon FETs of similar dimension, but still need to be further improved in order to match the variability performance of tube-array devices to that of bulk silicon transistors. #### **RESULTS AND DISCUSSION** The $V_{\rm T}$ variability characteristics of SWNT FETs were characterized by measuring the performance of hundreds of individual nanotube transistors made on a wafer with the device structure schematically depicted in Figure 1a. Heavily doped n-type silicon served as the gate electrode to avoid the gate depletion effect for p-channel SWNT FETs, and 10 nm HfO<sub>2</sub> deposited by atomic layer deposition was used as the gate dielectric ( $\kappa \sim 13.8$ as determined from capacitance-voltage measurement). The bottom gate structure is not only the most widely adopted structure for SWNT FETs in experiments but also scalable for circuit implementations if the bottom gate is not global but locally predefined. 12,13 In addition, since it is much easier to form high-quality dielectrics on a silicon substrate rather than around the surface of nanotubes, the bottom gate structure provides even lower subthreshold swing in experiment compared to that of devices made with the more electrostatically favorable gate-all-around structure. 14,15 Presorted semiconducting enriched SWNTs suspended by sodium cholate in aqueous solution were deposited on the substrate by drop casting. As-deposited SWNTs were then subjected to a vacuum anneal at 450 °C followed by a nitric acid wash to remove surfactant residues from the surface, which improves the device subthreshold swing and the $V_T$ spreading (see Supplementary Figure 1, Supporting Information). 16,17 Source/drain electrodes are Ti/Pd/Au, defined by electron-beam lithography and lift off. Since nanotubes are randomly positioned on the chip, the actual device channel length $L_{\rm ch}$ is approximately calculated as $$L_{\mathsf{ch}} = \frac{L}{\sin \theta} \tag{1}$$ where L is the gap between source/drain electrodes and $\theta$ is the angle between the axis of the SWNT and the edge of electrodes. Transistors were simply passivated with hexamethyldisilazane (HMDS) before measurement to minimize device hysteresis. <sup>18</sup> Parts b and c of Figure 1 show the transfer curves of 213 single-nanotube transistors with identically designed L of 50 nm, which demonstrate the typical large variations observed in experiments for SWNT FETs. We extract $V_{\rm T}$ using a constant current criterion, namely the gate bias ( $V_{\rm GS}$ ) required to achieve a drain-to-source current ( $I_{\rm DS}$ ) of -100 nA, instead of by extrapolating the slope of transfer curves. This ensures that we define $V_{\rm T}$ in a regime where the channel resistance is very high, so the influence of parasitic contact resistance is relatively Figure 2. (a) SEM image showing a pair of FETs made next to each other and sharing the same SWNT as channel: S, source; D, drain. (b) Subthreshold plot of transfer characteristics of 66 paired SWNT FETs with L of 40 nm. Applied $V_{DS}$ is -0.5 V. (c) Measured $\Delta V_T^S$ for each pair. insignificant.<sup>19</sup> A standard deviation of $V_T$ [ $\sigma(V_T)$ ] around 260 mV is observed. This large fluctuation could result from contributions from a variety of possible sources, including the differences in nanotube diameter between devices, dopants on nanotubes, the trapped charges at interfaces, and process variations. For a p-type ballistic nanotube transistor, its subthreshold current $I_{\rm sth}$ can be written as $$I_{\rm sth} \approx \frac{kT}{eR_{\rm g}} (1 - e^{eV_{\rm DS}/kT}) e^{-e(V_{\rm GS} - V_{\rm FB}) - \frac{E_{\rm g}}{2}/kT}$$ (2) where k is the Boltzmann constant, T is temperature, e is elementary charge, $R_{\rm q} = h/4e^2$ is the quantum resistance, $V_{\rm DS}$ is the effective drain-to-source bias (reduced by optical phonon scattering), and $V_{\rm FB}$ is the flat-band voltage. <sup>20</sup> $E_{\rm g}$ is the bandgap of the SWNT which can be calculated as $$E_{\rm g} = \frac{2\gamma_0 a_0}{d} \tag{3}$$ where $\alpha_0 = 1.42$ Å is the carbon—carbon bond length, $\gamma_0 = 2.7$ is the nearest neighbor overlap integral, and d is the nanotube diameter.<sup>20</sup> Therefore, $V_T$ defined at a constant off state current $I_{th}$ can be expressed as $$V_{\rm T} = V_{\rm FB} - \frac{E_{\rm g}}{2e} - \frac{kT}{e} \ln \left[ \frac{I_{\rm th}eR_{\rm q}}{kT(1 - e^{eV_{\rm DS}/kT})} \right] \qquad (4)$$ Since SWNT devices were fabricated with a polydisperse mixture of nanotubes with various ds, diameter distribution contributes to the device $V_T$ variability by affecting the nanotube band structure. To quantify this influence, the exact distribution of d is determined to be $1.2 \pm 0.3$ nm based on results from both atomicforce microscopy and absorption spectroscopy (see Supplementary Figure 2 and Supplementary Note 1, Supporting Information). The standard deviation of $V_T$ caused by the SWNT diameter variation $[\sigma(V_T^d)]$ can then be calculated as $$\sigma(V_{\rm T}^{\rm d}) = \frac{\gamma_0 a_0}{e} \sigma\left(\frac{1}{d}\right) = 88 \,\mathrm{mV}$$ (5) which is much smaller than the measured $\sigma(V_{\rm T})$ of 260 mV, suggesting that some factors other than the diameter distribution of SWNTs dominate the $V_{\rm T}$ variability of short channel nanotube transistors. Contributions from other factors to $\sigma(V_T)$ , which are treated as independent of d, can be calculated as $[\sigma(V_T)^2 - \sigma(V_T^d)^2]^{1/2}$ . Identifying the origins of these factors is critical for us to develop appropriate techniques for the improvement of device variability performance for technology applications. First, we need to determine whether the observed $V_{\rm T}$ fluctuation is caused by process-related systematic variability or material-related random variability.<sup>22</sup> Systematic variability originates from the process nonuniformity, and therefore has a long correlation distance. On the other hand, random variability is caused by the discreteness of charge and matter, which shows very short correlation distance. Random variability cannot be eliminated with more precise process control. To distinguish these two types of variations for our fabricated quasi-ballistic nanotube FETs, we built pairs of devices which are not only close to each other in space, but also utilize the same nanotube as the channel as illustrated in Figure 2a. L and contact length for each device are both 40 nm, and the gate dielectric is still 10 nm HfO2. Figure 2b shows the collection of transfer curves for 66 devices, i.e., 33 pairs, showing that the device $V_T$ spreads over a range of $\sim$ 1 V in total. The measured $[\sigma(V_T)^2 - \sigma(V_T^d)^2]^{1/2}$ is 300–420 mV at 95% confidence interval, which incorporates both systematic and random variations. We then calculate the standard deviation of the $V_T$ difference between two neighboring devices in each pair $[\sigma(\Delta V_T^S)]$ . Since systematic variations generally have long-range correlation and therefore skew the two $V_T$ values in the same direction, they do not contribute to $\Delta V_{\rm T}^{\rm S.23}$ In addition, as devices in each pair are made on the same SWNT, nanotube diameter variation does not contribute to $\Delta V_{\mathsf{T}}^{\mathsf{S}}$ , either. As a result, $\sigma(\Delta V_{\mathsf{T}}^{\mathsf{S}})$ only evaluates random variability. $\Delta V_{T}^{S}$ for each pair is plotted in Figure 2c. We can find that $\Delta V_T^S$ up to 1 V is observed in several device pairs, showing that the $V_T$ fluctuation caused by random variations could be as large as the total variation between two remotely separated nanotube transistors. The extracted $\sigma(\Delta V_{\rm T}^{\rm S})$ is in the range of 350-580 mV at 95% confidence interval. Therefore, the contribution from random variability to $\sigma(V_T)$ is Figure 3. Comparison of device hysteresis (part a), average $V_T$ (part b), and $\sigma(V_T)$ (part c) for a collection of the same 24 SWNT FETs with L of 100 nm fabricated on 10 nm SiO<sub>2</sub>/Si substrate measured in air (black), in vacuum after 400 K anneal (red), and at 20 K in vacuum (blue), respectively. $\sigma(\Delta V_T^S)/\sqrt{2}$ =250–410 mV at 95% confidence interval, which is comparable with the overall $[\sigma(V_T)^2 - \sigma(V_T^d)^2]^{1/2}$ of 300–420 mV. This result indicates that the random variability is the dominant source for device $V_T$ variation of fabricated short-channel SWNT FETs, which is as-expected as no intentional doping process is involved during the nanotube device fabrication flow. For MOSFETs, random $V_T$ variability could be caused directly by the random nature of both location and number of charges in the active channel or indirectly by the random variations of $L_{ch}$ and $t_{ox}$ as a result of the short channel effects.<sup>24</sup> Since short channel effects are largely suppressed in our nanotube FETs by both scaled dielectric and the extremely thin semiconductor body thickness, with the simulated drain induced barrier lowering for 20 nm channel devices only around 100 mV/V,<sup>25</sup> randomness of charges in device active area, including dopant charges and trapped charges, is most likely the major contributor toward device $V_T$ fluctuation. The trapped charges can be further classified into two major categories. One category of surface traps is associated with the nanotube/ oxide interface. They can be charged or discharged by carriers on nanotubes and lead to both the shift of device $V_T$ and the formation of device hysteresis, which is defined as the difference of $V_T$ s measured from forward and backward sweeps of $V_{GS}$ . They could result from water molecules absorbed on nanotubes or silicon dangling bonds.<sup>26-28</sup> The other category includes those trapped charges that are not in electrical communications with nanotubes, and therefore they are generally termed as fixed charges on interface.<sup>29</sup> They only shift the $V_T$ but do not cause hysteresis. They could originate from excessive amount of one element near the surface of binary oxides,<sup>30</sup> or charged functional groups of some residues left on the surface. Since they are not directly related with the presence of carbon nanotube, it is reasonable to assume that their density is relatively uniform at the oxide/air interface. To further distinguish which kind of charge is the major source for the $V_{\rm T}$ variability, we compare the $V_{\rm T}$ variations measured in air, after a 400 K anneal in vacuum, and at 20 K in vacuum, for the same set of SWNT FETs with L of 100 and 10 nm SiO<sub>2</sub> gate dielectric on p+ silicon substrate (see Supplementary Figure 3, Supporting Information). Applied $V_{DS}$ is -50 mV to avoid the possible influence from the hot electron injection, and $V_T$ is extracted as the $V_{GS}$ required for an $I_{DS}$ of -1 nA. Device hysteresis is measured with the gate voltage swept first from negative to positive and then reversed back. Vacuum anneal removes water molecules absorbed on the surface of nanotubes and, therefore, significantly reduces average device hysteresis as interface traps formed via electron injection from nanotubes to attached molecules are largely eliminated, as evident from Figure 3a.<sup>26,27</sup> It also removes some absorbed molecules like oxygen that may dope the SWNTs and negatively shift the device average $V_{T}$ , which were calculated based on the $V_T$ s extracted with the $V_{GS}$ swept from negative to positive, as plotted in Figure 3b. 31,32 Low temperature further freezes charge traps caused by imperfect interface between nanotubes and oxide, which suppresses the hysteresis further.33 However, it does not affect the depletion charge density of SWNTs for such fully depleted devices, and the slightly negatively shifted average $V_T$ is likely caused by the reduction of SWNT Fermi potential with temperature as expected.<sup>34</sup> Here we also notice that the device on-current level is not affected by temperature, which verifies that the majority of fabricated SWNT FETs form ohmic contacts with Pd as most nanotubes have diameters larger than 1 nm. 35-37 Figure 3c summarizes the change of $\sigma(V_T)$ in response to different environments. Here the $\sigma(V_T)$ is also calculated based on the $V_T$ s extracted with the negative-to-positive sweep of $V_{GS}$ . Comparing devices measured in air *versus* those measured in vacuum after anneal, $\sigma(V_T)$ is only slightly reduced from 420 mV to $\sim$ 360 mV. Such reduction can be explained based on either the decrease of the device doping level as suggested by the shift of average $V_T$ , or the removal of trapped charges caused by absorbed water molecules as suggested by the smaller device hysteresis. However, no additional improvement of $\sigma(V_T)$ is observed at 20 K, even though low temperature reduces the device hysteresis further by 50% through freezing traps associated with defects at nanotube/oxide interface. These results indicate that these traps that are in direct electrical communications with the semiconducting nanotube channel might contribute to the $V_{\rm T}$ variability, but their effect seems to be relatively minor compared to that of dopants present around the surface of SWNTs or those fixed charges existing on the gate dielectric surface. Since all devices were made on high quality dielectrics deposited/grown within a semiproduction line at IBM, the fixed charge density within the gate dielectric is very small and should have negligible effects on device $V_{\rm T}$ variability. To distinguish whether the $V_{\rm T}$ variability of SWNT FETs is mainly caused by the random variation of dopants on the nanotube surface or that of fixed charges present at the oxide/air interface, a $t_{\rm ox}$ scaling study was performed. Here we extract both the average $V_{\rm T}$ and $\sigma(V_{\rm T})$ for collections of nominally identical SWNT FETs fabricated on SiO<sub>2</sub> dielectric, with $t_{\rm ox}$ of 2, 3.5, 5, 10, and 15 nm, respectively, grown on n+ silicon substrates. About 100–150 devices were made for each $t_{\rm ox}$ . We first discuss how the average $V_{\rm T}$ varies as a function of $t_{\rm ox}$ . As shown in eq 4, the $V_{\rm T}$ of ballistic nanotube FETs can be expressed as $$V_{T} = V_{FB} - \frac{E_{g}}{2e} - \frac{kT}{e} \ln \left[ \frac{I_{th}eR_{q}}{kT(1 - e^{eV_{DS}/kT})} \right]$$ $$= \frac{1}{e} (\Phi_{M} - \Phi_{S}) - \frac{Q_{SS}}{C_{ox}} - \frac{eN_{D}}{C_{i}} - \frac{E_{g}}{2e} - \frac{kT}{e} \ln \left[ \frac{I_{th}eR_{q}}{kT(1 - e^{eV_{DS}/kT})} \right]$$ (6) where $\Phi_{\rm M}$ is the work function of the n+ silicon gate $\sim$ 4.05 eV, $\Phi_{\rm S}$ is the average work function of nanotube $\sim$ 4.7 eV, $^{35}$ $Q_{\rm SS}$ is the oxide/air interface fixed charge density, and $N_{\rm D}$ is the dopant concentration. For fixed charges distributed at the dielectric/air interface, the voltage across the oxide is determined by $Q_{\rm SS}$ and the capacitance of a parallel-plate capacitor formed with the planar gate electrode ( $C_{\rm OX}$ ) according to $$C_{\rm ox} = \frac{\varepsilon_0 \varepsilon_{\rm r}}{t_{\rm ox}} \tag{7}$$ where $\varepsilon_0$ is the vacuum permittivity and $\varepsilon_r$ is the relative dielectric constant of the gate dielectric. On the other hand, for dopants located on the surface of nanotubes, the voltage across the oxide scales with $N_D$ and the gate capacitance of the SWNT ( $C_i$ ), which can be calculated as<sup>38</sup> $$C_i = \frac{2\pi\varepsilon_0\varepsilon_{\rm r}}{\ln(2t_{\rm ox}/d+1)} \tag{8}$$ Figure 4a shows the scaling of the average $V_T$ as a function of $t_{\rm ox}$ . The data can be fitted as either $V_T = (Q_{\rm SS}/\epsilon_0\epsilon_r)t_{\rm ox} + {\rm offset}$ , assuming the oxide surface charge dominates, or $V_T = (eN_{\rm D}/2\pi\epsilon_0\epsilon_r)\ln{(2t_{\rm ox}/d+1)} + {\rm offset}$ , assuming the dopant charge on the SWNT dominates. Although they both give reasonably good fitting, their Figure 4. (a) Average $V_T$ of SWNT FETs with L of 100 nm made on $SiO_2$ gate dielectric as a function of $t_{\rm ox}$ . The blue dotted line shows a fitting to the function of $V_T = A + B$ $[\ln(2t_{\rm ox}/d+1)]^{-1}$ , where A and B are fitting parameters. Inset: Average $V_T$ of SWNT FETs as a function of the reciprocal of $C_i$ . (b) The extracted $[\sigma(V_T)^2 - \sigma(V_T^{-d})^2]^{1/2}$ for devices made on $SiO_2$ gate dielectric with different $t_{\rm ox}$ as a function of $(1/C_{\rm ox})^{1/2}$ . The red dotted lines show linear fits to the data y axis intercepts are dramatically different. According to eq 6, the y axis intercept can be calculated as $$\frac{1}{e}(\Phi_{M} - \Phi_{S}) - \frac{E_{g}}{2} - \frac{kT}{e} \ln \left[ \frac{I_{th}eR_{q}}{kT(1 - e^{eV_{DS}/kT})} \right]$$ $$\approx -0.9V \tag{9}$$ However, the scaling of the average $V_T$ with $\ln(2t_{ox}/d+1)$ or $C_i^{-1}$ extrapolates to a very positive y axis intercept (Figure 4a and inset). In addition, if we assume that the effect from dopant charges is important, the value of $N_D$ can be extracted from the slope of linear fitting to Figure 4a inset. The obtained $N_D$ correspond to $\sim$ 12 holes per 1000 carbon atoms, which is 20 times higher than the doping degree of degenerately doped SWNTs.<sup>39</sup> These results indicate that dopants on nanotubes do not play a major role in determining the $V_T$ of scaled nanotube FETs. On the other hand, linear fitting of the average $V_T$ as a function of $t_{ox}$ or $C_{ox}^{-1}$ suggests a y axis intercept around -0.7 V, which agrees quantitatively well with eq 9. In addition, the $Q_{SS}$ extracted from the slope of the linear fitting to Figure 4a is around 10<sup>-7</sup> C/cm<sup>2</sup>, which is just about an order of magnitude higher than the value reported for pristine SiO<sub>2</sub>/air interface as measured by electrostatic force microscopy. 40 This difference could be caused by differences in ambient humidity, the X-ray radiation damages to the oxide surface during e-beam metal deposition, or charged contaminations left on the surface from the nanotube deposition process. We conclude that that the V<sub>T</sub> shift and its variability in our SWNT FETs is primarily due to fixed charges distributed at the dielectric/ air interface, with at most a small contribution from dopants on nanotubes and other effects discussed earlier. Next we consider the $V_{\rm T}$ variations. The classic picture for MOSFETs is that nominally identical devices exhibit different threshold voltages due to the inherent statistical variations in the number of charges per device.<sup>41</sup> Figure 5. (a, b) Subthreshold plots of transfer characteristics of a collection of 148 SWNT FETs with L of 100 nm (part a) and a collection of 117 SWNT FETs with L of 20 nm (part b), all made on 10 nm HfO<sub>2</sub>/Si substrate. Applied $V_{DS}$ is -0.5 V. (c) Pelgrom plot of SWNT FETs made with 10 nm HfO<sub>2</sub> as gate dielectric, showing the correlation between $V_T$ variability caused by factors other than SWNT diameter distribution $[\sigma(V_T)^2 - \sigma(V_T^{\rm d})^2]^{0.5}$ and the effective device area expressed as the product of effective device width ( $W_{\rm eff}$ ) and length ( $L_{\rm ch}$ ). See the Supporting Information (Supplementary Note 2) for the detailed descriptions on the calculation of error bars. Solid blue line shows a linear fit to the data. However, it is unclear how directly this picture can be applied to SWNT FETs. It is well-known that the transport properties are disproportionately affected by charges that are very near the nanotube. Even a single charge, when sufficiently close, can create a potential barrier that substantially changes the device characteristic. 42,43 Because the effect of a charge depends on distance from the tube in a complex way, and the effects of multiple charges are not simply additive, it is not possible to reduce the threshold variability to a simple statistical problem, and a rigorous discussion would be beyond the scope of this paper. We therefore simply adapt the classic picture in a phenomenological way, treating the threshold variations as resulting simply from statistical variations in the number of electrons within an effective device width $W_{\rm eff}$ . Since charges near the nanotube are important, while charges at distances larger than $t_{ox}$ are screened by the gate, the effective device width should scale with $t_{ox}$ , so we write $W_{\rm eff} = \Lambda t_{\rm ox}$ . The phenomenological proportionality constant $\Lambda$ gives some flexibility to weight the relative importance of very close charges in fitting experiment, to compensate for the limitations of our treatment. Note that although only the number of charges within $W_{\rm eff}$ is important in determining the variability, the presence of similar density of electrons out of $W_{\rm eff}$ ensures that on average the electric field corresponds to that of a parallel plate capacitor. The number of charges within $W_{\rm eff}$ is $n_{\rm SS} = WL_{\rm ch}Q_{\rm SS}/e$ , and the standard deviation of $n_{\rm SS}$ [ $\sigma(n_{\rm SS})$ ] can be calculated as $$\sigma(n_{\rm SS}) = \sqrt{n_{\rm SS}} = \sqrt{\frac{Q_{\rm SS}}{e} W_{\rm eff} L_{\rm ch}}$$ (10) assuming $n_{SS}$ distributes with the statistical fluctuation of random process.<sup>23</sup> The $V_{T}$ variability can then be calculated as $$\sqrt{\sigma(V_{\rm T})^2 - \sigma(V_{\rm T}^{\rm d})^2} = \frac{e}{C_{\rm ox}W_{\rm eff}L_{\rm ch}}\sigma(n_{\rm SS}) \qquad (11)$$ Therefore, $[\sigma(V_T)^2 - \sigma(V_T^d)^2]^{1/2}$ is given as follows $$\sqrt{\sigma(V_{\mathsf{T}})^2 - \sigma(V_{\mathsf{T}}^{\mathsf{d}})^2} = \sqrt{\frac{e}{C_{\mathsf{ox}}}} \sqrt{\frac{Q_{\mathsf{SS}}}{L_{\mathsf{ch}} \varepsilon_0 \varepsilon_{\mathsf{r}} \Lambda}}$$ (12) which should scale linearly with $(1/C_{ox})^{1/2}$ , as illustrated in Figure 4b. The linear fitting extracts $\Lambda$ to be 0.29 $\pm$ 0.02. Since the data are well described by this simple statistical treatment, including their dependence on $L_{\rm ch}$ and $t_{\rm ox}$ , we can apply the universal equation derived by Pelgrom *et al.* $$\sigma(V_{\rm T})^2 - \sigma(V_{\rm T}^{\rm d})^2 = \frac{A(V_{\rm T})^2}{W_{\rm eff}L_{\rm ch}}$$ (13) to calculate the figure-of-merit $A(V_T)$ characterizing the variability performance of the device.<sup>41</sup> As expected, smaller device active area leads to less averaging effect and therefore more significant device variation as evident from comparing the $V_T$ spread for devices made with L of 100 or 20 nm, both on a scaled dielectric of 10 nm HfO<sub>2</sub> (Figure 5a,b). Thus, for long channel devices, effects from such random variations diminish and the $V_T$ fluctuation is dominated by the SWNT diameter distribution.<sup>44</sup> Plotting $[\sigma(V_T)^2 - \sigma(V_T^d)^2]^{1/2}$ as a function of $L_{ch}$ allows us to extract the $A(V_T)$ to be $4.5 \pm 0.5 \text{ mV} \cdot \mu \text{m}$ for SWNT FETs with linear regression as depicted in Figure 5c. The $A(V_T)$ of our SWNT FETs is comparable with that of the 65 nm node bulk silicon technology, 45 even though the equivalent oxide thickness of our devices is larger, and is about 4 times higher than the best value reported for silicon FETs so far, which employ much thinner high $\kappa$ oxide as gate dielectric.<sup>24,46</sup> This result is quite encouraging as our SWNT FETs are measured only with a simple HMDS passivation. Improved passivation schemes, together with further scaling of $t_{ox}$ , are expected to further reduce the $A(V_T)$ value, and possibly match the $V_T$ variability characteristics of individual nanotube FETs with that of the most advanced silicon technologies. Even though scaled single-tube FETs match their normalized $V_T$ variability performance with that of current silicon transistors, for practical applications we cannot construct circuits based on such single tube transistors. Realistic FETs must incorporate multiple nanotubes as the channel to increase the output current and reduce the $V_T$ spreading. In the final part of this paper, we will predict the variability characteristics for multiple tube FETs based on the measured performance of individual nanotube transistors. Since the device off-state leakage current is exponentially proportional to the gate overdrive voltage, defined as the difference between gate voltage and $V_T$ , the $V_T$ of multiple-tube device is determined by the single-tube component with the minimum $V_T$ within the transistor, instead of their algebraic average. <sup>47</sup> Therefore, $\sigma(V_T)$ of the device will not scale with the number of nanotubes in the channel (N) following the $1/\sqrt{N}$ rule as predicted by the central limit theorem, but rather will converge to a Gumbel distribution according to the Fisher-Tippett-Gnedenko theorem.<sup>48</sup> The dependence of $\sigma(V_T)$ on N is evaluated numerically with the Monte Carlo simulation. In each sample device, N V<sub>T</sub> values were randomly selected from a pool of measured $V_T$ s of single-tube FETs with L of 20 nm, whose distribution is shown in Figure 6a. The simulated $V_{\rm T}$ of this sample device is then defined as the highest (least negative) of these $N V_T$ values. Ten thousand samples were generated for each N number, and the calculated $\sigma(V_T)$ for multiple tube devices as a function of N is plotted in Figure 6b. It shows that the $\sigma(V_T)$ reduces at a rate slower than $1/\sqrt{N}$ , and therefore, the Pelgrom plot cannot be used to describe how the $V_T$ variability scales with device width N for multiple tube FETs. Assuming a nanotube pitch of 8 nm for SWNT arrays, $\sigma(V_T)$ for devices with a width of 180 nm (N = 23), i.e., standard device width for FETs in 22 nm technology node, is about 150 mV, which is 3-5 times larger than that of silicon devices with an identical geometry. It means that $\sigma(V_T)$ for individual nanotubes has to be reduced from $\sim$ 500 to 100-160 mV in order to make the variability performance of multiple-tube FETs match that of silicon devices. The development of passivation schemes better than HMDS coating which have the capability to reduce $Q_{SS}$ further by at least 10 times is necessary to meet this target. We also analyze the variability performance of $I_{ON}$ for multiple tube devices. Here we use the same $V_{GS}$ so it includes contributions from V<sub>T</sub> variability, the nanotube diameter variation,<sup>20</sup> and the fluctuations caused by the parasitic contact resistance. Again in each sample device, N ION values were randomly selected from a pool of measured $I_{\rm ON}{\rm s}$ of single-tube FETs with Lof 20 nm, whose distribution is shown in Figure 6c. We assume each nanotube inside the array operates independently and $I_{ON}$ of the device is then expressed as the sum of currents flowing through each SWNT. Ten thousand samples were generated for each N number. The simulated correlation between the Figure 6. (a) Histogram showing the distribution of $V_{\rm T}$ for SWNT FETs with L of 20 nm. (b) The change of $\sigma(V_{\rm T})$ with the number of SWNTs within each device (N) simulated using the Monte Carlo method (black) and its deviation from the $1/\sqrt{N}$ scaling (red dotted lines), respectively. (c) Histogram showing the distribution of saturation $I_{\rm ON}$ measured under identical $V_{\rm GS}$ of -2.5 V ( $I_{\rm ON}@V_{\rm GS}=-2.5$ V) and $I_{\rm DS}$ of -0.5 V for SWNT FETs with L of 20 nm. (d) Change of $\sigma_{\rm r}(I_{\rm ON})$ measured under identical $V_{\rm GS}$ of -2.5 V [ $\sigma_{\rm r}(I_{\rm ON}@V_{\rm GS}=-2.5$ V), black] for SWNT FETs with L of 20 nm as a function of N as simulated by the Monte Carlo method (black) and predicted by the $1/\sqrt{N}$ scaling (red dotted lines), respectively. relative standard deviation of multiple tube device $I_{\rm ON}$ [ $\sigma_{\rm r}(I_{\rm ON})$ ] and N is illustrated in Figure 6d, which follows the $1/\sqrt{N}$ rule as expected. Therefore, for an array with 8 nm pitch, devices based on SWNTs will demonstrate $I_{\rm ON}$ variability comparable to that of silicon devices. <sup>19</sup> Further tightening of $V_{\rm T}$ variability and the fluctuation of contact resistance will continue improving the $I_{\rm ON}$ variation of scaled SWNT transistors. ## CONCLUSIONS In conclusion, systematic studies of the variability of quasi-ballistic SWNT FETs show that random fluctuation of fixed charges on the oxide/air interface is the major source for device $V_T$ fluctuation of bottom gated SWNT transistors. A Pelgrom plot shows that the $A(V_T)$ of single-tube FETs is comparable with that of silicon technologies. Further reduction of $A(V_T)$ is expected to result from the scaling of dielectric thickness. The variability performance of devices based on multiple nanotubes is projected using the Monte Carlo simulation. The result indicates that the I<sub>ON</sub> variability performance of SWNT FETs becomes comparable to that of silicon devices after introducing multiple tubes as the channel. However, the $V_T$ variability performance of multiple tube devices could be much worse than that of current silicon devices, even though SWNT FETs demonstrate comparable $V_T$ variability on single-tube level, due to the synergic effects from the nonlinearity of the device off-state leakage current and the existence of certain pitch among nanotubes. Better passivation schemes to reduce the interface fixed charges, improved sorting or synthesis techniques to minimize nanotube diameter distribution, <sup>49–51</sup> together with novel assembly techniques to reduce the pitch among nanotube arrays, <sup>52,53</sup> are likely required to further improve the variability performance of devices based on multiple-tube arrays and make SWNT logic electronics a practical technology. #### **METHODS** **Processing of Nanotubes.** An aqueous solution of SWNTs was prepared by dispersing nanotube powders synthesized by arcdischarge method (Hanwha Nanotech, ASP-100F) in a 1 wt % solution of sodium dodecyl sulfate (SDS) *via* horn sonication (20 min, 1 s pulse, 600 W, 99% amplitude, 20 kHz). The solution was further purified with a step-gradient centrifuge step using 45% iodixinol (Sigma-Aldrich) solution with 0.25% SDS as a stopping layer at 287700 g for 15 h with the help of a Beckman Coulter Optima L-100 XP ultracentrifuge with a swinging bucket type rotor to remove graphitic impurities and large bundles. Semiconducting enriched nanotubes were further separated from the purified solution by means of column chromatography according to previously reported method. S4 Device Fabrication. The sorted nanotube solution was further diluted by $\sim$ 20× with 1 wt % sodium cholate solution and was sonicated again with a bath sonicator for 10 min before use. A few drops of SWNT solution were deposited to the target substrate, allowed to sit for 5 min, and then blown dry with nitrogen. Excess surfactants were removed first with a gentle methanol wash followed by a vacuum anneal with base pressure less than $10^{-6}$ Torr at 450 $^{\circ}\text{C}$ for 2 min. The remaining amorphous carbon was removed by soaking the substrate into concentrated nitric acid for 2 min. Device source/drain electrodes 15 $\mu$ m wide were defined by a standard electron beam lithography step followed by lift-off of e-beam evaporated Ti (0.2 nm) /Pd (10 nm)/Au (10 nm). Finally, the chips were placed into a glass desiccator filled with desiccant along with a 2 mL solution of HMDS (Sigma-Aldrich) in an open glass vial. The desiccator was then evacuated using house vacuum. The sealed desiccator was then put in an oven at 150 °C and kept for $\sim$ 1 h. After deposition, the samples were cooled, and the devices were tested in air using a semiautomated probe station at room temperature or in vacuo using a manual probe with an Agilent parameter analyzer B1500. Conflict of Interest: The authors declare no competing financial interest. Acknowledgment. We thank J. Bucchignnano for technical assistance with electron-beam lithography, J. B. Hannon and S. Guha for management support. Supporting Information Available: AFM and absorption measurements to determine the nanotube diameter distribution. Transfer characteristics of a collection of devices measured in air, in vacuum after anneal, and at 20 K in vacuum. This material is available free of charge via the Internet at http://pubs.acs.org. ## **REFERENCES AND NOTES** - leong, M.; Doris, B.; Kedzierski, J.; Rim, K.; Yang, M. Silicon Device Scaling to the Sub-10-nm Regime. Science 2004, 306, 2057–2060. - Cao, Q.; Han, S.-J. Single-Walled Carbon Nanotubes for High-Performance Electronics. *Nanoscale* 2013, 5, 8852– 8863. - Appenzeller, J. Carbon Nanotubes for High-Performance Electronics - Progress and Prospect. Proc. IEEE 2008, 96, 201–211. - Franklin, A. D.; Luisier, M.; Han, S.-J.; Tulevski, G.; Breslin, C. M.; Gignac, L.; Lundstrom, M. S.; Haensch, W. Sub-10 nm Carbon Nanotube Transistor. *Nano Lett.* 2012, 12, 758–762. - Ding, L.; Liang, S.; Pei, T.; Zhang, Z.; Wang, S.; Zhou, W.; Liu, J.; Peng, L.-M. Carbon Nanotube Based Ultra-Low Voltage Integrated Circuits: Scaling Down to 0.4V. Appl. Phys. Lett. 2012, 100, 263116. - Wei, L.; Frank, D. J.; Chang, L.; Wong, H. S. P. A Non-Iterative Compact Model for Carbon Nanotube FETs Incorporating Source Exhaustion Effects. *IEDM Technol. Dig.* 2009, 37.7.1–37.7.4. - Tulevski, G. S.; Franklin, A. D.; Frank, D.; Lobez, J. M.; Cao, Q.; Park, H.; Afzali, A.; Han, S.-J.; Hannon, J. B.; Haensch, W. Toward High-Performance Digital Logic Technology with Carbon Nanotubes. ACS Nano 2014, 8, 8730–8745. - Javey, A.; Kim, H.; Brink, M.; Wang, Q.; Ural, A.; Guo, J.; McIntyre, P.; McEuen, P.; Lundstrom, M.; Dai, H. High-κ Dielectrics for Advanced Carbon-Nanotube Transistors and Logic Gates. *Nat. Mater.* 2002, 1, 241–246. - Zhang, Z. Y.; Liang, X. L.; Wang, S.; Yao, K.; Hu, Y. F.; Zhu, Y. Z.; Chen, Q.; Zhou, W. W.; Li, Y.; Yao, Y. G.; et al. Doping-Free Fabrication of Carbon Nanotube Based Ballistic CMOS Devices and Circuits. Nano Lett. 2007, 7, 3603–3607. - Shahrjerdi, D.; Franklin, A. D.; Oida, S.; Ott, J. A.; Tulevski, G. S.; Haensch, W. High-Performance Air-Stable n-Type Carbon Nanotube Transistors with Erbium Contacts. ACS Nano 2013, 7, 8303–8308. - Balasubramanian, K.; Kern, K. 25th Anniversary Article: Label-Free Electrical Biodetection Using Carbon Nanostructures. Adv. Mater. 2014, 26, 1154–1175. - Javey, A.; Wang, Q.; Ural, A.; Li, Y. M.; Dai, H. J. Carbon Nanotube Transistor Arrays for Multistage Complementary Logic and Ring Oscillators. *Nano Lett.* 2002, 2, 929–932. - Han, S.-J.; Oida, S.; Park, H.; Hannon, J. B.; Tulevski, G. S.; Haensch, W. Carbon Nanotube Complementary Logic Based on Erbium Contacts and Self-Assembled High Purity Solution Tubes. *IEDM Technol. Dig.* 2013, 19.8.1– 19.8.4. - Franklin, A. D.; Bojarczuk, N. A.; Copel, M. Consistently Low Subthreshold Swing in Carbon Nanotube Transistors Using Lanthanum Oxide. Appl. Phys. Lett. 2013, 102, 013108. - Franklin, A. D.; Koswatta, S. O.; Farmer, D. B.; Smith, J. T.; Gignac, L.; Breslin, C. M.; Han, S.-J.; Tulevski, G. S.; Miyazoe, H.; Haensch, W.; et al. Carbon Nanotube Complementary Wrap-Gate Transistors. *Nano Lett.* 2013, 13, 2490–2495. - Chandra, B.; Afzali, A.; Khare, N.; El-Ashry, M. M.; Tulevski, G. S. Stable Charge-Transfer Doping of Transparent Single-Walled Carbon Nanotube Films. Chem. Mater. 2010, 22, 5179–5183. - Cao, Q.; Han, S.-J.; Tulevski, G. S.; Franklin, A. D.; Haensch, W. Evaluation of Field-Effect Mobility and Contact Resistance of Transistors That Use Solution-Processed Single-Walled Carbon Nanotubes. ACS Nano 2012, 6, 6471–6477. - Franklin, A. D.; Tulevski, G. S.; Han, S.-J.; Shahrjerdi, D.; Cao, Q.; Chen, H.-Y.; Wong, H. S. P.; Haensch, W. Variability in Carbon Nanotube Transistors: Improving Device-to-Device Consistency. ACS Nano 2012, 6, 1109–1115. - Matsukawa, T.; Liu, Y.; O'Uchi, S.; Endo, K.; Tsukada, J.; Yamauchi, H.; Ishikawa, Y.; Ota, H.; Migita, S.; Morita, Y.; et al. Decomposition of On-Current Variability of NMOS FinFETs for Prediction Beyond 20 nm. *IEEE Trans. Electron Devices* 2012, 59, 2003–2010. - Akinwande, D.; Liang, J.; Chong, S.; Nishi, Y.; Wong, H. S. P. Analytical Ballistic Theory of Carbon Nanotube Transistors: Experimental Validation, Device Physics, Parameter - Extraction, and Performance Projection. J. Appl. Phys. 2008, 104, 124514. - Kataura, H.; Kumazawa, Y.; Maniwa, Y.; Umezu, I.; Suzuki, S.; Ohtsuka, Y.; Achiba, Y. Optical Properties of Single-Wall Carbon Nanotubes. Synt. Met. 1999, 103, 2555–2558. - Bernstein, K.; Frank, D. J.; Gattiker, A. E.; Haensch, W.; Ji, B. L.; Nassif, S. R.; Nowak, E. J.; Pearson, D. J.; Rohrer, N. J. High-Performance CMOS Variability in the 65-nm Regime and Beyond. *IBM J. Res. Dev.* **2006**, *50*, 433–449. - Mizuno, T.; Okamura, J.; Toriumi, A. Experimental-Study of Threshold Voltage Fluctuation Due to Statistical Variation of Channel Dopant Number in MOSFETs. *IEEE Trans. Electron Devices* 1994, 41, 2216–2221. - 24. Weber, O.; Faynot, O.; Andrieu, F.; Buj-Dufournet, C.; Allain, F.; Scheiblin, P.; Foucher, J.; Daval, N.; Lafond, D.; Tosti, L.; et al. High Immunity to Threshold Voltage Variability in Undoped Ultra-Thin FDSOI MOSFETs and Its Physical Understanding. *IEDM Technol. Dig.* **2008**, 245–248. - Fiori, G.; lannaccone, G.; Klimeck, G. A Three-Dimensional Simulation Study of the Performance of Carbon Nanotube Field-Effect Transistors with Doped Reservoirs and Realistic Geometry. *IEEE Trans. Electron Devices* 2006, 53, 1782– 1788. - Kim, W.; Javey, A.; Vermesh, O.; Wang, Q.; Li, Y.; Dai, H. Hysteresis Caused by Water Molecules in Carbon Nanotube Field-Effect Transistors. Nano Lett. 2003, 3, 193–198. - Lin, H.; Tiwari, S. Localized Charge Trapping Due to Adsorption in Nanotube Field-Effect Transistor and Its Field-Mediated Transport. Appl. Phys. Lett. 2006, 89, 073507. - Lee, J. S.; Ryu, S.; Yoo, K.; Choi, I. S.; Yun, W. S.; Kim, J. Origin of Gate Hysteresis in Carbon Nanotube Field-Effect Transistors. J. Phys. Chem. C 2007, 111, 12504–12507. - Deal, B. E. Current Understanding of Charges in Thermally Oxidized Silicon Structure. J. Electrochem. Soc. 1974, 121, C198–C205. - Deal, B. E.; Sklar, M.; Grove, A. S.; Snow, E. H. Characteristics of Surface-State Charge (Qss) of Thermally Oxidized Silicon. J. Electrochem. Soc. 1967, 114, 266–&. - Collins, P. G.; Bradley, K.; Ishigami, M.; Zettl, A. Extreme Oxygen Sensitivity of Electronic Properties of Carbon Nanotubes. Science 2000, 287, 1801–1804. - 32. Levesque, P. L.; Sabri, S. S.; Aguirre, C. M.; Guillemette, J.; Siaj, M.; Desjardins, P.; Szkopek, T.; Martel, R. Probing Charge Transfer at Surfaces Using Graphene Transistors. *Nano Lett.* **2011**, *11*, 132–137. - Vijayaraghavan, A.; Kar, S.; Soldano, C.; Talapatra, S.; Nalamasu, O.; Ajayan, P. M. Charge-Injection-Induced Dynamic Screening and Origin of Hysteresis in Field-Modulated Transport in Single-Wall Carbon Nanotubes. Appl. Phys. Lett. 2006, 89, 162108. - Groeseneken, G.; Colinge, J. P.; Maes, H. E.; Alderman, J. C.; Holt, S. Temperature-Dependence of Threshold Voltage in Thin-Film SOI MOSFETs. *IEEE Electron Device Lett.* 1990, 11, 329–331. - Salamat, S.; Ho, X.; Rogers, J. A.; Alam, M. A. Intrinsic Performance Variability in Aligned Array CNFETs. *IEEE Trans. Nanotechnol.* 2011, 10, 439–444. - Martel, R.; Derycke, V.; Lavoie, C.; Appenzeller, J.; Chan, K. K.; Tersoff, J.; Avouris, P., Ambipolar Electrical Transport in Semiconducting Single-Wall Carbon Nanotubes. *Phys. Rev. Lett.* 2001, 87. - Javey, A.; Guo, J.; Wang, Q.; Lundstrom, M.; Dai, H. J. Ballistic Carbon Nanotube Field-Effect Transistors. *Nature* 2003, 424, 654–657. - Cao, Q.; Xia, M.; Kocabas, C.; Shim, M.; Rogers, J. A.; Rotkin, S. V. Gate Capacitance Coupling of Singled-Walled Carbon Nanotube Thin-Film Transistors. Appl. Phys. Lett. 2007, 90, 023516. - Zhou, C.; Kong, J.; Yenilmez, E.; Dai, H. Modulated Chemical Doping of Individual Carbon Nanotubes. *Science* 2000, 290, 1552–1555. - Pascal-Levy, Y.; Shifman, E.; Sivan, I.; Kalifa, I.; Pal-Chowdhury, M.; Shtempluck, O.; Razin, A.; Kochetkov, V.; Yaish, Y. E. Water Assisted Gate Induced Temporal Surface Charge - Distribution Probed by Electrostatic Force Microscopy. J. Appl. Phys. **2012**, 112, 084329. - 41. Pelgrom, M. J. M.; Duinmaijer, A. C. J.; Welbers, A. P. G. Matching Properties of MOS-Transistors. *IEEE J. Solid-State Circuits* **1989**, *24*, 1433–1440. - Wang, N.-P.; Heinze, S.; Tersoff, J. Random-Telegraph-Signal Noise and Device Variability in Ballistic Nanotube Transistors. *Nano Lett.* 2007, 7, 910–913. - Petrov, A. G.; Rotkin, S. V. Transport in Nanotubes: Effect of Remote Impurity Scattering. Phys. Rev. B 2004, 70, 035408. - Islam, A. E.; Du, F.; Ho, X.; Jin, S. H.; Dunham, S.; Rogers, J. A. Effect of Variations in Diameter and Density on the Statistics of Aligned Array Carbon-Nanotube Field Effect Transistors. J. Appl. Phys. 2012, 111, 054511. - Yuan, X.; Shimizu, T.; Mahalingam, U.; Brown, J. S.; Habib, K. Z.; Tekleab, D. G.; Su, T.-C.; Satadru, S.; Olsen, C. M.; Lee, H.; et al. Transistor Mismatch Properties in Deep-Submicrometer CMOS Technologies. *IEEE Trans. Electron Devices* 2011, 58, 335–342. - Cheng, K.; Khakifirooz, A.; Kulkarni, P.; Ponoth, S.; Kuss, J.; Shahrjerdi, D.; Edge, L. F.; Kimball, A.; Kanakasabapathy, S.; Xiu, K.; et al. Extremely Thin SOI (ETSOI) CMOS with Record Low Variability for Low Power System-on-Chip Applications. *IEDM Technol. Dig.* 2009, 43–46. - Garcia, C.; Rubio, A. Manufacturing Variability Analysis in Carbon Nanotube Technology: A Comparison with Bulk CMOS in 6t SRAM Scenario. *IEEE Symp. Des. Diag. Elec. Circuit Sys.* 2011, 249–54. - Charras-Garrido, M.; Lezaud, P. Extreme Value Analysis: An Introduction. J. Soc. Fr. Statistique 2013, 154, 66–97. - Green, A. A.; Hersam, M. C. Nearly Single-Chirality Single-Walled Carbon Nanotubes Produced Via Orthogonal Iterative Density Gradient Ultracentrifugation. Adv. Mater. 2011, 23, 2185. - Yang, F.; Wang, X.; Zhang, D.; Yang, J.; LuoDa, X. Z.; Wei, J.; Wang, J.-Q.; Xu, Z.; Peng, F.; et al. Chirality-Specific Growth of Single-Walled Carbon Nanotubes on Solid Alloy Catalysts. *Nature* 2014, 510, 522–524. - Sanchez-Valencia, J. R.; Dienel, T.; Groning, O.; Shorubalko, I.; Mueller, A.; Jansen, M.; Amsharov, K.; Ruffieux, P.; Fasel, R. Controlled Synthesis of Single-Chirality Carbon Nanotubes. *Nature* 2014, 512, 61–64. - Cao, Q.; Han, S.-j.; Tulevski, G. S.; Zhu, Y.; Lu, D. D.; Haensch, W. Arrays of Single-Walled Carbon Nanotubes with Full Surface Coverage for High-Performance Electronics. *Nat. Nanotechnol.* 2013, 8, 180–186. - Cao, Q.; Han, S.-j.; Tulevski, G. S. Fringing-Field Dielectrophoretic Assembly of Ultrahigh-Density Semiconducting Nanotube Arrays with a Self-Limited Pitch. *Nature Commun.* 2014, 5, 5071. - Tulevski, G. S.; Franklin, A. D.; Afzali, A. High Purity Isolation and Quantification of Semiconducting Carbon Nanotubes via Column Chromatography. ACS Nano 2013, 7, 2971– 2976.